You are on page 1of 9

SSW2N60B / SSI2N60B

November 2001

SSW2N60B / SSI2N60B
600V N-Channel MOSFET

General Description Features


These N-Channel enhancement mode power field effect • 2.0A, 600V, RDS(on) = 5.0Ω @VGS = 10 V
transistors are produced using Fairchild’s proprietary, • Low gate charge ( typical 12.5 nC)
planar, DMOS technology. • Low Crss ( typical 7.6 pF)
This advanced technology has been especially tailored to • Fast switching
minimize on-state resistance, provide superior switching • 100% avalanche tested
performance, and withstand high energy pulse in the • Improved dv/dt capability
avalanche and commutation mode. These devices are well
suited for high efficiency switch mode power supplies.

D D
!

◀ ▲
G! ●

G S D2-PAK I2-PAK
SSW Series
G D S SSI Series
!
S

Absolute Maximum Ratings TC = 25°C unless otherwise noted

Symbol Parameter SSW2N60B / SSI2N60B Units


VDSS Drain-Source Voltage 600 V
ID Drain Current - Continuous (TC = 25°C) 2.0 A
- Continuous (TC = 100°C) 1.3 A
IDM Drain Current - Pulsed (Note 1) 6.0 A
VGSS Gate-Source Voltage ± 30 V
EAS Single Pulsed Avalanche Energy (Note 2) 120 mJ
IAR Avalanche Current (Note 1) 2.0 A
EAR Repetitive Avalanche Energy (Note 1) 5.4 mJ
dv/dt Peak Diode Recovery dv/dt (Note 3) 5.5 V/ns
PD Power Dissipation (TA = 25°C) * 3.13 W
Power Dissipation (TC = 25°C) 54 W
- Derate above 25°C 0.43 W/°C
TJ, Tstg Operating and Storage Temperature Range -55 to +150 °C
Maximum lead temperature for soldering purposes,
TL 300 °C
1/8" from case for 5 seconds

Thermal Characteristics
Symbol Parameter Typ Max Units
RθJC Thermal Resistance, Junction-to-Case -- 2.32 °C/W
RθJA Thermal Resistance, Junction-to-Ambient * -- 40 °C/W
RθJA Thermal Resistance, Junction-to-Ambient -- 62.5 °C/W
* When mounted on the minimum pad size recommended (PCB Mount)

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


SSW2N60B / SSI2N60B
Electrical Characteristics TC = 25°C unless otherwise noted

Symbol Parameter Test Conditions Min Typ Max Units

Off Characteristics
BVDSS Drain-Source Breakdown Voltage VGS = 0 V, ID = 250 µA 600 -- -- V
∆BVDSS Breakdown Voltage Temperature
ID = 250 µA, Referenced to 25°C -- 0.65 -- V/°C
/ ∆TJ Coefficient
IDSS VDS = 600 V, VGS = 0 V -- -- 10 µA
Zero Gate Voltage Drain Current
VDS = 480 V, TC = 125°C -- -- 100 µA
IGSSF Gate-Body Leakage Current, Forward VGS = 30 V, VDS = 0 V -- -- 100 nA
IGSSR Gate-Body Leakage Current, Reverse VGS = -30 V, VDS = 0 V -- -- -100 nA

On Characteristics
VGS(th) Gate Threshold Voltage VDS = VGS, ID = 250 µA 2.0 -- 4.0 V
RDS(on) Static Drain-Source
VGS = 10 V, ID = 1.0 A -- 3.8 5.0 Ω
On-Resistance
gFS Forward Transconductance VDS = 40 V, ID = 1.0 A (Note 4) -- 2.05 -- S

Dynamic Characteristics
Ciss Input Capacitance VDS = 25 V, VGS = 0 V, -- 380 490 pF
Coss Output Capacitance f = 1.0 MHz -- 35 46 pF
Crss Reverse Transfer Capacitance -- 7.6 9.9 pF

Switching Characteristics
td(on) Turn-On Delay Time -- 16 40 ns
VDD = 300 V, ID = 2.0 A,
tr Turn-On Rise Time -- 50 110 ns
RG = 25 Ω
td(off) Turn-Off Delay Time -- 40 90 ns
(Note 4, 5)
tf Turn-Off Fall Time -- 40 90 ns
Qg Total Gate Charge VDS = 480 V, ID = 2.0 A, -- 12.5 17 nC
Qgs Gate-Source Charge VGS = 10 V -- 2.2 -- nC
Qgd Gate-Drain Charge (Note 4, 5) -- 5.4 -- nC

Drain-Source Diode Characteristics and Maximum Ratings


IS Maximum Continuous Drain-Source Diode Forward Current -- -- 2.0 A
ISM Maximum Pulsed Drain-Source Diode Forward Current -- -- 6.0 A
VSD Drain-Source Diode Forward Voltage VGS = 0 V, IS = 2.0 A -- -- 1.4 V
trr Reverse Recovery Time VGS = 0 V, IS = 2.0 A, -- 250 -- ns
Qrr Reverse Recovery Charge dIF / dt = 100 A/µs (Note 4)
-- 1.31 -- µC

Notes:
1. Repetitive Rating : Pulse width limited by maximum junction temperature
2. L = 55mH, IAS = 2.0A, VDD = 50V, RG = 25 Ω, Starting TJ = 25°C
3. ISD ≤ 2.0A, di/dt ≤ 300A/µs, VDD ≤ BVDSS, Starting TJ = 25°C
4. Pulse Test : Pulse width ≤ 300µs, Duty cycle ≤ 2%
5. Essentially independent of operating temperature

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


SSW2N60B / SSI2N60B
Typical Characteristics

VGS
Top : 15.0 V
10.0 V
8.0 V
7.0 V
6.5 V
0 6.0 V
10
5.5 V
Bottom : 5.0 V
ID, Drain Current [A]

ID, Drain Current [A]


0
10 o
150 C

-1
10
o
25 C
o
※ Notes : -55 C ※ Notes :
1. 250μ s Pulse Test 1. VDS = 40V
2. TC = 25℃ 2. 250μ s Pulse Test

-2 -1
10 10
10
-1
10
0
10
1 2 4 6 8 10

VDS, Drain-Source Voltage [V] VGS, Gate-Source Voltage [V]

Figure 1. On-Region Characteristics Figure 2. Transfer Characteristics

18

15

VGS = 10V
Drain-Source On-Resistance

IDR, Reverse Drain Current [A]

12
RDS(ON) [Ω ],

VGS = 20V 0
10
9

6 150℃ 25℃

※ Notes :
3 1. VGS = 0V
※ Note : TJ = 25℃ 2. 250μ s Pulse Test

-1
0 10
0 1 2 3 4 5 6 0.2 0.4 0.6 0.8 1.0 1.2 1.4

ID, Drain Current [A] VSD, Source-Drain voltage [V]

Figure 3. On-Resistance Variation vs Figure 4. Body Diode Forward Voltage


Drain Current and Gate Voltage Variation with Source Current
and Temperature

800 12
Ciss = Cgs + Cgd (Cds = shorted)
Coss = Cds + Cgd
Crss = Cgd
VDS = 120V
10
600 VDS = 300V
VGS, Gate-Source Voltage [V]

8
Ciss VDS = 480V
Capacitance [pF]

400 6

Coss 4

200 ※ Notes :
1. VGS = 0 V
Crss 2. f = 1 MHz 2
※ Note : ID = 2.0 A

0 0
-1 0 1 0 2 4 6 8 10 12 14
10 10 10
VDS, Drain-Source Voltage [V] QG, Total Gate Charge [nC]

Figure 5. Capacitance Characteristics Figure 6. Gate Charge Characteristics

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


SSW2N60B / SSI2N60B
Typical Characteristics (Continued)

1.2 3.0

2.5
Drain-Source Breakdown Voltage

1.1

Drain-Source On-Resistance
BV DSS , (Normalized)

RDS(ON) , (Normalized)
2.0

1.0 1.5

1.0

0.9 ※ Notes :
1. VGS = 0 V
※ Notes :
2. ID = 250 μ A 0.5 1. VGS = 10 V
2. ID = 1.0 A

0.8 0.0
-100 -50 0 50 100 150 200 -100 -50 0 50 100 150 200
o o
TJ, Junction Temperature [ C] TJ, Junction Temperature [ C]

Figure 7. Breakdown Voltage Variation Figure 8. On-Resistance Variation


vs Temperature vs Temperature

2.0

Operation in This Area


1 is Limited by R DS(on)
10
1.6
100 µs
1 ms
ID, Drain Current [A]
ID, Drain Current [A]

0 10 ms 1.2
10
DC

0.8

-1
10
※ Notes :
o
0.4
1. TC = 25 C
o
2. TJ = 150 C
3. Single Pulse

10
-2 0.0
0
10 10
1
10
2 3
10 25 50 75 100 125 150

VDS, Drain-Source Voltage [V] TC, Case Temperature [℃]

Figure 9. Maximum Safe Operating Area Figure 10. Maximum Drain Current
vs Case Temperature
(t), T h e rm a l R e s p o n s e

0 D = 0 .5
10 ※ N o te s :
1 . Z θ J C (t) = 2 .3 2 ℃ /W M a x .
2 . D u ty F a c to r, D = t 1 /t 2
0 .2 3 . T J M - T C = P D M * Z θ J C (t)

0 .1

0 .0 5
-1
10
0 .0 2 PDM
0 .0 1
θ JC

t1
s in g le p u ls e
Z

t2

-2
10
-5 -4 -3 -2 -1 0 1
10 10 10 10 10 10 10
t 1 , S q u a re W a v e P u ls e D u ra tio n [s e c ]

Figure 11. Transient Thermal Response Curve

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


SSW2N60B / SSI2N60B
Gate Charge Test Circuit & Waveform

VGS
Same Type
50KΩ
as DUT Qg
12V 200nF
300nF 10V
VDS
VGS Qgs Qgd

DUT
3mA

Charge

Resistive Switching Test Circuit & Waveforms

RL VDS
VDS 90%

VGS VDD
RG

10%
VGS
10V DUT
td(on) tr td(off)
tf
t on t off

Unclamped Inductive Switching Test Circuit & Waveforms

L BVDSS
1
VDS EAS = ---- L IAS2 --------------------
2 BVDSS - VDD
BVDSS
ID
IAS
RG
VDD ID (t)

10V DUT VDD VDS (t)


tp
tp Time

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


SSW2N60B / SSI2N60B
Peak Diode Recovery dv/dt Test Circuit & Waveforms

DUT +

VDS

I SD
L

Driver
RG
Same Type
as DUT VDD

VGS • dv/dt controlled by RG


• ISD controlled by pulse period

Gate Pulse Width


VGS D = --------------------------
Gate Pulse Period 10V
( Driver )

IFM , Body Diode Forward Current


I SD
( DUT ) di/dt

IRM

Body Diode Reverse Current


VDS
( DUT ) Body Diode Recovery dv/dt

VSD VDD

Body Diode
Forward Voltage Drop

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


SSW2N60B / SSI2N60B
Package Dimensions

D2-PAK
4.50 ±0.20
9.90 ±0.20
(0.40)

+0.10
1.30 –0.05

1.20 ±0.20
9.20 ±0.20

2.00 ±0.10
15.30 ±0.30
1.40 ±0.20

0.10 ±0.15

2.54 ±0.30
2.40 ±0.20
4.90 ±0.20

(0.75)

°
~3
1.27 ±0.10 0.80 ±0.10 0°
+0.10
2.54 TYP 2.54 TYP 0.50 –0.05

10.00 ±0.20
(8.00)
(4.40)
(1.75)

10.00 ±0.20
(7.20)

9.20 ±0.20

(2XR0.45)
15.30 ±0.30

4.90 ±0.20

0.80 ±0.10

Dimensions in Millimeters

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


SSW2N60B / SSI2N60B
Package Dimensions (Continued)

I2-PAK
9.90 ±0.20 4.50 ±0.20
(0.40)

+0.10
1.30 –0.05

1.20 ±0.20
9.20 ±0.20
MAX13.40
(1.46)

(4

)

MAX 3.00
(0.94)
13.08 ±0.20

10.08 ±0.20

1.27 ±0.10 1.47 ±0.10

0.80 ±0.10

+0.10
2.54 TYP 2.54 TYP 0.50 –0.05 2.40 ±0.20

10.00 ±0.20

Dimensions in Millimeters

©2001 Fairchild Semiconductor Corporation Rev. B, November 2001


TRADEMARKS
The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not
intended to be an exhaustive list of all such trademarks.

ACEx™ FAST® OPTOLOGIC™ SMART START™ VCX™


Bottomless™ FASTr™ OPTOPLANAR™ STAR*POWER™
CoolFET™ FRFET™ PACMAN™ Stealth™
CROSSVOLT™ GlobalOptoisolator™ POP™ SuperSOT™-3
DenseTrench™ GTO™ Power247™ SuperSOT™-6
DOME™ HiSeC™ PowerTrench® SuperSOT™-8
EcoSPARK™ ISOPLANAR™ QFET™ SyncFET™
E2CMOS™ LittleFET™ QS™ TruTranslation™
EnSigna™ MicroFET™ QT Optoelectronics™ TinyLogic™
FACT™ MicroPak™ Quiet Series™ UHC™
FACT Quiet Series™ MICROWIRE™ SLIENT SWITCHER® UltraFET®

STAR*POWER is used under license

DISCLAIMER
FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY
PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY
LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN;
NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

LIFE SUPPORT POLICY

FAIRCHILD’S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT
DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR
CORPORATION.
As used herein:
1. Life support devices or systems are devices or systems 2. A critical component is any component of a life support
which, (a) are intended for surgical implant into the body, device or system whose failure to perform can be
or (b) support or sustain life, or (c) whose failure to perform reasonably expected to cause the failure of the life support
when properly used in accordance with instructions for use device or system, or to affect its safety or effectiveness.
provided in the labeling, can be reasonably expected to
result in significant injury to the user.

PRODUCT STATUS DEFINITIONS


Definition of Terms

Datasheet Identification Product Status Definition

Advance Information Formative or In This datasheet contains the design specifications for
Design product development. Specifications may change in
any manner without notice.

Preliminary First Production This datasheet contains preliminary data, and


supplementary data will be published at a later date.
Fairchild Semiconductor reserves the right to make
changes at any time without notice in order to improve
design.

No Identification Needed Full Production This datasheet contains final specifications. Fairchild
Semiconductor reserves the right to make changes at
any time without notice in order to improve design.

Obsolete Not In Production This datasheet contains specifications on a product


that has been discontinued by Fairchild semiconductor.
The datasheet is printed for reference information only.

©2001 Fairchild Semiconductor Corporation Rev. H4

You might also like